Roll No. ....

## Subject Code—2088

## M.C.A. (Fifth Year) EXAMINATION

(5 Years Integrated Course)

## ADVANCED ARCHITECTURE AND PARALLEL PROCESSING

MCA-502

Time: 3 Hours Maximum Marks: 100

Note: Attempt any Five questions. All questions carry equal marks.

- 1. (a) State and explain Flynn's classification of various computer architectures with the help of suitable diagrams.
  - (b) Distinguish between multiprocessor and multicomputers. Also discuss UMA, NUMA and COMA models in detail. 12

|    |     | of data dependence.                                                        |
|----|-----|----------------------------------------------------------------------------|
|    | (b) | Compare control flow, data flow and reduction computer architecture.       |
| 3. | (a) | Draw the diagram for 16×16 Omeganetwork using 2×2 switches and explain it. |
|    | (b) | Write short notes on the following:  (i) Bernstein Conditions              |
| 1  |     | (ii) Flow Dependence and Antidependence.                                   |
| 4. | (a) | Explain the pipelining process in superscalar and VLIW processor.          |
|    | (b) | Differentiate between vector and symbolic processors.                      |
| 5. | (a) | What do we mean by page replacement Explain different page replacemen      |
|    | F3  | policies.                                                                  |

J-2088

(a) Define data dependence and resource

dependence. Explain five different types

|     |          | interleaving.                        | 5      |
|-----|----------|--------------------------------------|--------|
| 7.  | (a)      | Differentiate beween linear and nonl | inear  |
|     | N. S. Z. | pipelines.                           | 3      |
|     | (b)      | Discuss the speedup of a pipeline sy | stem   |
|     |          | and the factors on which spe         | edup 5 |
|     |          | depends.                             |        |
|     | (c)      | How can you evaluate optimum nu      |        |
|     |          | of pipeline stages ? Explain.        | 4      |
|     | (d)      | Discuss superscalar and superpip     | eline  |
|     |          | design.                              | 8      |
| 8.  | Wri      | te short notes on the following:     |        |
|     | (i)      | Cache coherence                      | 6      |
|     | (ii)     | Message passing mechanisms           | 9      |
|     | 75       | RISC characteristics.                | 5      |
| (3- | 01-6-0   | 09) J-2088 3                         | 2,16   |

Explain inclusion, coherence and locality

properties of the memory hierarchy. 10

State and explain different cache memory

memory

organization procedure in detail.

Write a short note on

(b)

(a)

(b)

6.